### **FEATURES**

- ♦ Avalanche Rugged Technology
- ♦ Rugged Gate Oxide Technology
- ♦ Lower Input Capacitance
- ◆ Improved Gate Charge
- ◆ Extended Safe Operating Area
- Lower Leakage Current: 10μA (Max.) @ V<sub>DS</sub> = 100V
- Lower  $R_{DS(ON)}$ : 0.336 $\Omega$  (Typ.)

| BV <sub>DSS</sub> | = 1 | 00 | ٧ |
|-------------------|-----|----|---|
|-------------------|-----|----|---|

 $R_{DS(on)} = 0.44\Omega$ 

$$I_D = 4.7 A$$



1. Gate 2. Drain 3. Source

## **Absolute Maximum Ratings**

| Symbol                                          | Characteristic                                    | Value        | Units |
|-------------------------------------------------|---------------------------------------------------|--------------|-------|
| V <sub>DSS</sub>                                | Drain-to-Source Voltage                           | 100          | V     |
| Continuous Drain Current (T <sub>C</sub> =25°C) |                                                   | 4.7          |       |
| I <sub>D</sub>                                  | Continuous Drain Current (T <sub>C</sub> =100°C)  | 3            | Α     |
| I <sub>DM</sub>                                 | Drain Current-Pulsed (1)                          | 16           | Α     |
| V <sub>GS</sub>                                 | Gate-to-Source Voltage                            | ±20          | V     |
| E <sub>AS</sub>                                 | Single Pulsed Avalanche Energy (2)                | 58           | mJ    |
| I <sub>AR</sub>                                 | Avalanche Current (1)                             | 4.7          | Α     |
| E <sub>AR</sub>                                 | Repetitive Avalanche Energy (1)                   | 2.2          | mJ    |
| dv/dt                                           | Peak Diode Recovery dv/dt (3)                     | 6.5          | V/ns  |
|                                                 | Total Power Dissipation (T <sub>A</sub> =25°C) *  | 2.5          | W     |
| $P_{D}$                                         | Total Power Dissipation (T <sub>C</sub> =25°C) 22 |              |       |
| Linear Derating Factor                          |                                                   | 0.18         | W/°C  |
| т т                                             | Operating Junction and                            |              |       |
| T <sub>J</sub> , T <sub>STG</sub>               | Storage Temperature Range                         | - 55 to +150 |       |
| т                                               | Maximum Lead Temp. for Soldering                  | 200          | °C    |
| T∟                                              | Purposes, 1/8. from case for 5-seconds            | econds 300   |       |

## Thermal Resistance

| Symbol          | Characteristic        | Тур. | Max. | Units |
|-----------------|-----------------------|------|------|-------|
| $R_{\theta JC}$ | Junction-to-Case      |      | 5.6  |       |
| $R_{	heta JA}$  | Junction-to-Ambient * |      | 50   | °C/W  |
| $R_{\theta JA}$ | Junction-to-Ambient   |      | 110  |       |

<sup>\*</sup> When mounted on the minimum pad size recommended (PCB Mount).



## **Electrical Characteristics** (T<sub>C</sub>=25°C unless otherwise specified)

| Symbol                 | Characteristic                  | Min. | Тур. | Max. | Units | Test Condition                             |  |
|------------------------|---------------------------------|------|------|------|-------|--------------------------------------------|--|
| BV <sub>DSS</sub>      | Drain-Source Breakdown Voltage  | 100  |      |      | V     | V <sub>GS</sub> =0V,I <sub>D</sub> =250μA  |  |
| $\Delta BV/\Delta T_J$ | Breakdown Voltage Temp. Coeff.  |      | 0.1  |      | V/°C  | I <sub>D</sub> =250μA <b>See Fig 7</b>     |  |
| $V_{GS(th)}$           | Gate Threshold Voltage          | 1.0  |      | 2.0  | ٧     | $V_{DS} = 5V, I_{D} = 250 \mu A$           |  |
| ı                      | Gate-Source Leakage, Forward    |      |      | 100  | nA    | V <sub>GS</sub> =20V                       |  |
| I <sub>GSS</sub>       | Gate-Source Leakage, Reverse    |      |      | -100 | IIA   | V <sub>GS</sub> =-20V                      |  |
| ١,                     | Dunin to Course Leakens Cumant  |      |      | 10   | _     | V <sub>DS</sub> =100V                      |  |
| I <sub>DSS</sub>       | Drain-to-Source Leakage Current |      |      | 100  | μΑ    | V <sub>DS</sub> =80V,T <sub>C</sub> =125°C |  |
|                        | Static Drain-Source             |      |      |      | _     | )/ F)/  0.054 //)                          |  |
| R <sub>DS(on)</sub>    | On-State Resistance             |      |      | 0.44 | Ω     | $V_{GS} = 5V, I_D = 2.35A$ (4)             |  |
| g <sub>fs</sub>        | Forward Transconductance        |      | 3.2  |      | Ω     | $V_{DS} = 40V, I_D = 2.35A$ (4)            |  |
| C <sub>iss</sub>       | Input Capacitance               |      | 180  | 235  |       | \\                                         |  |
| C <sub>oss</sub>       | Output Capacitance              |      | 50   | 65   | pF    | $V_{GS}=0V, V_{DS}=25V, f=1MHz$            |  |
| C <sub>rss</sub>       | Reverse Transfer Capacitance    |      | 20   | 25   |       | See Fig 5                                  |  |
| t <sub>d(on)</sub>     | Turn-On Delay Time              |      | 8    | 25   |       | V 50VI 5.6A                                |  |
| t <sub>r</sub>         | Rise Time                       |      | 10   | 30   |       | $V_{DD} = 50V, I_D = 5.6A,$                |  |
| $t_{d(off)}$           | Turn-Off Delay Time             |      | 17   | 45   | ns    | $R_G=12\Omega$                             |  |
| t <sub>f</sub>         | Fall Time                       |      | 8    | 25   |       | <b>See Fig 13</b> (4) (5)                  |  |
| $Q_g$                  | Total Gate Charge               |      | 5.5  | 8    |       | $V_{DS}$ =80V, $V_{GS}$ =5V,               |  |
| $Q_gs$                 | Gate-Source Charge              |      | 0.9  |      | nC    | I <sub>D</sub> =5.6A                       |  |
| $Q_gd$                 | Gate-Drain (. Miller. ) Charge  |      | 3.5  |      |       | See Fig 6 & Fig 12 (4) (5)                 |  |

## Source-Drain Diode Ratings and Characteristics

| Symbol          | Characteristic            | Min. | Тур. | Max. | Units | Test Condition                                                |
|-----------------|---------------------------|------|------|------|-------|---------------------------------------------------------------|
| I <sub>S</sub>  | Continuous Source Current |      |      | 4.7  | _     | Integral reverse pn-diode                                     |
| I <sub>SM</sub> | Pulsed-Source Current (1) |      |      | 16   | А     | in the MOSFET                                                 |
| $V_{SD}$        | Diode Forward Voltage (4) |      |      | 1.5  | V     | T <sub>J</sub> =25°C,I <sub>S</sub> =4.7A,V <sub>GS</sub> =0V |
| t <sub>rr</sub> | Reverse Recovery Time     |      | 85   |      | ns    | T <sub>J</sub> =25°C,I <sub>F</sub> =5.6A                     |
| $Q_{rr}$        | Reverse Recovery Charge   |      | 0.23 |      | μС    | $di_F/dt=100A/\mu s$ (4)                                      |

#### Notes:

- (1) Repetitive Rating: Pulse Width Limited by Maximum Junction Temperature
- (2) L=4mH, I $_{\rm AS}$ =4.7A, V $_{\rm DD}$ =25V, R $_{\rm G}$ =27 $\Omega$ , Starting T $_{\rm J}$ =25°C
- (3)  $I_{SD}\!\le\!5.6A,\,di/dt\!\le\!250A/\mu s,\,V_{DD}\!\le\!BV_{DSS}$  , Starting  $T_{_J}\!=\!25^{\circ}C$
- (4) Pulse Test: Pulse Width = 250μs, Duty Cycle ≤ 2%
- (5) Essentially Independent of Operating Temperature





















Fig 9. Max. Safe Operating Area

Operation in This Area
is Limited by R D (100 ms)

100 ms

10







Fig 12. Gate Charge Test Circuit & Waveform



Fig 13. Resistive Switching Test Circuit & Waveforms



Fig 14. Unclamped Inductive Switching Test Circuit & Waveforms





Fig 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms









September 1999, Rev B

# IPAK Package Dimensions



# IPAK (FS PKG CODE AL)







**Dimensions in Millimeters** 

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

 $E^2CMOS^{TM}$  PowerTrench<sup>TM</sup>

FACT $^{\text{TM}}$  QFET $^{\text{TM}}$  FACT Quiet Series $^{\text{TM}}$  QS $^{\text{TM}}$ 

 $\begin{array}{lll} \mathsf{FAST}^{\circledast} & \mathsf{Quiet}\,\mathsf{Series^{\mathsf{TM}}} \\ \mathsf{FASTr^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}3} \\ \mathsf{GTO^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}6} \\ \mathsf{HiSeC^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}8} \\ \end{array}$ 

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |